

Available online at www.sciencedirect.com



Physics Procedia

Physics Procedia 00 (2011) 000-000

www.elsevier.com/locate/procedia

The Technology and Instrumentation in Particle Physics 2011 (TIPP 2011) conference

# A high speed serializer ASIC for ATLAS Liquid Argon calorimeter upgrade

Tiankuan Liu<sup>a,\*</sup> on behalf of the ATLAS Liquid Argon Calorimeter Group

<sup>a</sup>Department of Physics, Southern Methodist University, Dallas, Texas 75275, U.S.A.

# Abstract

We have been developing a serializer application-specific integrated circuit (ASIC) based on a commercial 0.25-µm silicon-on-sapphire (SOS) CMOS technology for the ATLAS liquid argon calorimeter front-end electronics upgrade. The first prototype, a 5 Gbps 16:1 serializer has been designed, fabricated, and tested in lab environment and in 200 MeV proton beam. The test results indicate that the first prototype meets the design goals. The second prototype, a double-lane, 8 Gbps per lane serializer is under development. The post layout simulation indicates that 8 Gbps is achievable. In this paper we present the design and the test results of the first prototype and the design and status of the second prototype.

© 2011 Published by Elsevier Ltd. Selection and/or peer-review under responsibility of [name organizer]

Keywords: VLSI circuits; Analogue electronic circuits; Front-end electronics for detector readout;

# 1. Introduction

The optical data links for the ATLAS liquid argon (LAr) calorimeter between the front-end boards (FEBs) and the back-end electronics operate at 1.6 gigabit per second (Gbps) per fiber channel [1-2]. In the LAr calorimeter readout electronics upgrade, it is proposed to remove the Level-1 trigger from FEB and transmit continuously digitized data off the detector. Consequently, the data rate of the optical links increases from 1.6 Gbps to about 100 Gbps per FEB [3-4]. However, the data rate of G-Link [5] or GOL [6] currently used in high energy physics experiments is not more than 1.6 Gbps, too slow for the upgrade.

<sup>\*</sup> Corresponding author. Tel.: +1-214-768-1472; fax: +1-214-768-4095.

*E-mail address*: tliu@mail.smu.edu.

Thus for the LAr calorimeter readout electronics upgrade, a high speed radiation tolerant serializer ASIC is required.

To meet this challenge, we have been developing a serializer application-specific integrated circuit based on a commercial 0.25-µm silicon-on-sapphire (SOS) CMOS technology. The first prototype, a 5 Gbps 16:1 serializer dubbed as LOCs1 [7] has been designed, fabricated, and tested in lab environment and in 200 MeV proton beam. The second prototype, a double-lane, 8 Gbps per lane serializer (dubbed as LOCs2) is under development. In this paper we present the design and the test results of LOCs1 and the design and status of LOCs2.

#### 2. The design and test of a single-lane serializer

## 2.1. The design

A 5-Gbps 16:1 serializer, named as LOCs1 [7], based on a commercial 0.25-μm SOS CMOS technology has been prototyped. LOCs1 is the first step towards optical links for the readout upgrade of the ATLAS LAr calorimeter for the super LHC. The serializer consists of a serializing unit, a phase lock loop (PLL) clock generator and a current-mode-logic (CML) driver as shown in Fig. 1(a). The serializing unit multiplexes 16 bit parallel low-voltage differential signaling (LVDS) data into a serial bit stream. The serializer unit extends 2:1 multiplexers to a 16:1 one with binary tree architecture. Only the last 2:1 multiplexer needs to be optimized to work at the highest speed or 2.5 GHz. Two complimentary 2.5 GHz clock signals are required to speed up the D-flip-flop in the last 2:1 multiplexer. To achieve good immunity from the single-event effects, we use large size transistors and static D-flip-flops in the whole design. With a 312.5 MHz reference clock input, the PLL clock generator provides 2.5 GHz, 1.25 GHz, 625 MHz, and 312.5 MHz clock signals to the serializing unit. A multiple-loop differential ring oscillator is used to boost the operating frequency of voltage control oscillator (VCO). The PLL loop bandwidth is programmable for adapting different reference clock. This edge-selection feature is useful for the users to latch data with optimal timing. The CML driver can drive 50-Ω transmission lines.



Fig. 1. (a) Block diagram of the serializer LOCs1; (b) Die micrograph

The micrograph of the serializer ASIC is shown in Fig. 1(b). The serializer occupies about 50% area of a  $3 \times 3 \text{ mm}^2$  die. All the I/O pins have electrostatic discharge protection except the high speed serial data output pins. The die also includes an LC-tank-based PLL (LCPLL) operating at near 5 GHz and a line

driver/laser driver (LOCLD1). The LCPLL will be used in the next prototype of the serializer array. The LOCLD1 is used to drive  $50-\Omega$  coaxial cables and a laser diode.

# 2.2. Lab test

The test setup is shown in Fig. 2(a). In the laboratory test, a field-programmable gate array (FPGA) based board provides 16 bit parallel data and a clock signal to a dedicated chip carrier board through a twisted pair cable. We measured the high speed serial data parameters through the SMA connectors on board with a high speed real time oscilloscope or a bit error rate tester. An eye diagram at 5 Gbps is shown in Fig. 2(b).



Fig. 2. (a) Pictures of the test setup; (b) Eye diagram at 5 Gbps

Table 1. Average values of the measured parameters of seven working boards

| Parameters                                   | Measured results |
|----------------------------------------------|------------------|
| Output Amplitude (peak-peak, V)              | 1.16             |
| Rise time (20%-80%, ps)                      | 52.0             |
| Fall time (20%–80%, ps)                      | 51.9             |
| Total jitter at BER of 10 <sup>-12</sup>     | 61.6             |
| Random jitter (RMS, ps)                      | 2.6              |
| Deterministic jitter (peak-peak, ps)         | 33.4             |
| Eye opening at BER of 10 <sup>-12</sup> (ps) | 122              |
| Power consumption (mW)                       | 463              |
| Lower working limit (Gbps)                   | 4.0              |
| Upper working limit (Gbps)                   | 5.7              |

The bit error rates (BER) of all the seven boards are better than  $10^{-12}$  in the data range from 4.0 to 5.7 Gbps. The average values of the major measured parameters of the seven working boards are listed in Table 1. All parameters are measured at 5 Gbps except the upper and lower working data rate limits.

#### 2.3. Radiation test

We have performed a radiation test with a 200 MeV proton beam at Indiana University Cyclotron Facility. The test setup is shown in Fig. 3(a). A custom-made BER test system for online error detection was placed in an area shielded by lead bricks. We put two LOCs1 carrier boards in the beam and another one in the shielded area as a reference. To test the possible angle effects, the angle between the beam incident direction and die surface normal was set at 0, 30, 45, or 60 degree during the radiation test. The boards accumulated 90% of the total fluence when their angles were kept at 60 degree. Because the number of the single-event upsets (SEUs) were small, we did not observe any statistically significant dependence on angles.

The radiation test lasted for 12 hours in the beam and we kept the test system running for 15 hours after the beam off. We did not observe any bit error in the annealing time. We monitored the power supply current of the serializers during the test. The current change is shown in Fig. 3(b). The currents changed less than 6% during the beam time and annealing time. This means the total ironizing dose (TID) effects are negligible for our application. We observed two types of SEUs: single bit errors and synchronization errors. We observed five single bit error events in total which did not affect the link status afterwards. The extrapolated BER for the single bit errors is  $1.6 \times 10^{-18}$  at sLHC ATLAS LAr calorimeter. When a synchronization error event occurred, there were a burst of bit errors in a short duration. After the burst of bit errors lasts only several tens bits, for each synchronization error event, the link can be recovered on the receiver side without many bit loss. The extrapolated number of synchronization error events is less than three at the ATLAS LAr calorimeter in the whole sLHC life time.



Fig. 3. (a) A picture of the setup of radiation test; (b) The power supply current change during the test and during annealing time

### 2.4. The LCPLL

A low power, low jitter LCPLL [9] is also implemented in the same prototype as LOCs1. The LCPLL is the prototype of the high speed and low jitter clock generator for the next generation of serializer ASIC. The block diagram of the PLL is shown in Fig. 4(a). An LVDS receiver and a CML driver are added as the input and output interface for test purpose. In the block diagram, the PFD is a phase and frequency detector. The charge pump (CP) converts the up and down signals into control current. The low pass filter (LPF) integrates the current into control voltage. The VCO is a LC-tank-based VCO. The divider chain

consists of four divide-by-2 dividers, a high speed CML divider and 3 CMOS dividers. Because the bandwidth of the CML driver is not high enough, we monitor the output of the CML divider rather than the output of VCO. The output magnitude of a CML divider is not large enough to drive a CMOS divider and a CML driver, so a CML to CMOS converter is used after the CML divider.

The LCPLL has been characterized in laboratory test. Fig. 4(b) is the waveforms in which the output in yellow locked its phase to the input clock in blue. Random jitter and deterministic jitter are about 1.3 ps and 7.5 ps, respectively. The measured tuning range, from 4.6 to 5.0 GHz, is narrower than the expected one which is from 3.8 to 5.0 GHz. The narrow tuning range issue has been investigated and understood. The power consumption at the central frequency is 111 mW at 4.9 GHz, comparing to 173 mW at 2.5 GHz of the ring oscillator based PLL used in the 16:1 serializer.



Fig. 4. (a) block diagram of the LCPLL; (b) Waveforms of the PLL output clock (blue) locked to the input clock (yellow)

Two LCPLLs have been tested in a 200 MeV proton beam. The parameters of the irradiated PLLs were measured and compared with those of fresh PLLs. The output amplitude and power dissipation of these PLLs after irradiation increases about 25% and 9% of the average of the PLLs without irradiation, respectively, but the statistic is still very low to draw any conclusions. We will investigate this issue, although as a digital circuit the increase is not significant. There is no significant change in transition times and jitter performances. Both irradiated PLLs are functioning after the test indicating that these PLLs survived the TID test.

## 3. The design of a double-lane serializer

The second prototype, dubbed as LOCs2, of the serializer ASIC is under development. The second prototype will include double lanes of serializers and its block diagram is shown in Fig. 5. Each lane has 16-bit LVDS parallel input data and 1 bit CML serial output. The two lanes share one LVDS clock input and an LCPLL. Each serializer operates at about 8 Gbps. Basic architecture and low speed CMOS circuits are inherited from the first prototype.

The designs of all fast parts in CML logic (orange shapes in Fig. 5) have been done. The LCPLL implemented and tested in the first prototype will be used in the second prototype with small tuning range modification. A bug of the divide-by-2 divider used in the first prototype LCPLL has been identified and a new divider has been designed. The post simulation shows that the maximum operation frequency is larger than 4.2 GHz in the worst case (the slow-slow corner and 85  $^{\circ}$ C). The clock buffer is used to fan out the high speed clock. The post layout simulation shows that the maximum operation frequency is larger than 5.4 GHz in the worst case (the slow-slow corner, 85  $^{\circ}$ C). The last stage of 2:1 multiplexer has

been changed from the CMOS logic in the first prototype to the CML logic in the second prototype. Deterministic jitter is simulated in post layout to be about 4.5 ps with 8 Gbps PRBS (27-1) signals (typical corner and 27 °C). The plain resistor-load CML driver used in first prototype has been replaced with an active shunt peaking CML driver. Deterministic jitter is simulated in post layout is about 5 ps with 8 Gbps PRBS (27-1) signals in the typical corner and 27 °C.

The second prototype will be submitted in the beginning of 2012.



Fig. 5. The block diagram of LOCs2

## 4. Conclusion

To meet the challenge of the ATLAS LAr calorimeter upgrade, we have been developing a serializer ASIC based on a commercial 0.25-µm SOS CMOS technology. The first prototype, a 5 Gbps 16:1 serializer has been designed, fabricated, and tested in lab environment and in 200 MeV proton beam. The test results indicate that the first prototype meets the design goals. The second prototype, a double-lane, 8 Gbps per lane serializer is under development. The post layout simulation indicates that 8 Gbps is achievable.

#### Acknowledgements

This R&D project is supported by US-ATLAS. We would like to thank Jasoslav Ban at Columbia University, Paulo Moreira at CERN, Fukun Tang at University of Chicago, Mauro Citterio and Valentino Liberali at INFN, Carla Vacchi at University of Pavia, Christine Hu and Quan Sun at CNRS/IN2P3/IPHC, Sachin Junnarkar at Brookhaven National Laboratory, Mitch Newcomer at University of Pennsylvania, Jay Clementson, Yi Kang, John Sung, and Gary Wu at Peregrine Semiconductor Corporation for their invaluable suggestions and comments to help us complete the design work. We also would like to thank Justin Ross at Southern Methodist University for helping us set up and maintain the design environment, Charles Joseph Nelson and Barbara von Przewoski at IUCF for their help in the radiation test.

# References

[1] NJ Buchanan, L Chen, D M Gingrich, S Liu, H Chen, D Damazio et al, ATLAS liquid argon calorimeter front end electronics, 2008, JINST 3 P09003.

[2] NJ Buchanan, L Chen, DM Gingrich, S Liu, H Chen, J Farrell et al, Design and implementation of the Front End Board for the readout of the ATLAS liquid argon calorimeters, 2008 JINST 3 P03004

[3] Arno Straessner, Development of new readout electronics for the ATLAS LAr calorimeter at the sLHC, the topical workshop on electronics in particle physics (TWEPP), Paris, France, September 21-25, 2009.

[4] Hucheng Chen, Readout Electronics for the ATLAS LAr Calorimeter at HL-LHC, the Technology and Instrumentation in Particle Physics 2011 (TIPP 2011) conference, Chicago, U.S.A, June 9-14, 2011.

[5] NJ Buchanan, L Chen, DM Gingrich, S Liu, H Chen, D Damazio et al, Radiation qualification of the front-end electronics for the readout of the ATLAS liquid argon calorimeters, 2008 JINST 3 P10005.

[6] P Moreira, G Cervelli, J Christiansen, F Faccio, A Kluge, A Marchioro *et al*, A Radiation tolerant gigabit serializer for LHC data transmission 2001, the 7th Workshop on Electronics for LHC Experiments, Stockholm, Sweden, September 10-14, 2001, pp.145-149.

[7] D Gong, A 16:1 Serializer ASIC for Data Transmission at 5 Gbps, the topical workshop on electronics in particle physics (TWEPP), Aachen, Germany, September 22, 2010

[8] T. Cao, J. Chang, D. Gong, C. Liu, T. Liu, A. Xiang *et al*, Design and verification of a bit error rate tester in Altera FPGA for optical link developments, 2010 JINST 5 C12003.

[9] T Liu, A 4.9-GHz low power, low jitter, LC phase locked loop, 2010 JINST 5 C12045.

[10] T Liu, Optical Links for ATLAS liquid argon calorimeter front-end electronics readout, 2011 JINST 6 C01013.

[11] J Troska, V Bobillier, S Detraz, S Papadopoulos, I Papakonstantinou, S Storey *et al*, Versatile Transceiver developments, 2011 *JINST* 6 C01089.